# 18Mb Sync. Pipelined Burst SRAM Specification

# NETSOL RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of NETSOL. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

For updates or additional information about Netsol products, please contact to netsol@netsol.co.kr



#### **Document Title**

# 512Kx36 & 1Mx18 Bit Synchronous Pipelined Burst SRAM

# **Revision History**

| Rev. No. | History                                          | Draft Date | Remark   |
|----------|--------------------------------------------------|------------|----------|
| 0.0      | Initial Draft                                    | Feb. 2012  | Advanced |
| 1.0      | Final Spec release<br>Insert ICC spec parameters | Jul. 2012  | Final    |
| 1.1      | Correct Typo                                     | Aug. 2012  | Final    |



#### 512Kx36 & 1Mx18 Bit Synchronous Pipelined Burst SRAM

#### **Features**

- VDD =  $2.5V(2.3V \sim 2.7V)$  or  $3.3V(3.1V \sim 3.5V)$  Power Supply
- VDDQ = 2.3V~2.7V I/O Power Supply (VDD=2.5V) or 2.3V~3.5V I/O Power Supply (VDD=3.3V)
- Synchronous Operation
- 2 Stage Pipelined operation with 4 Burst
- On-Chip Address Counter
- Self-Timed Write Cycle
- On-Chip Address and Control Registers
- Byte Writable Function
- · Global Write Enable Controls a full bus-width write
- Power Down State via ZZ Signal
- LBO Pin allows a choice of either a interleaved burst or a linear burst
- Three Chip Enables for simple depth expansion with No Data Contention only for TQFP; 2cycle Enable, 1cycle Disable
- Asynchronous Output Enable Control
- ADSP, ADSC, ADV Burst Control Pins
- TTL-Level Three-State Output
- · Operating in commeical and industrial temperature range
- 100-TQFP-1420A (Lead free package)

#### **General Description**

The S7A163630M and S7A161830M are 18,874,368-bit Synchronous Static Random Access Memory designed for high performance.

It is organized as 512K(1M) words of 36(18) bits and integrates address and control registers, a 2-bit burst address counter and added some new functions for high performance applications;  $\overline{GW}$ ,  $\overline{BW}$ ,  $\overline{LBO}$ , ZZ. Write cycles are internally self-timed and synchronous.

Full bus-width write is done by  $\overline{\text{GW}}$ , and each byte write is performed by the combination of  $\overline{\text{WEx}}$  and  $\overline{\text{BW}}$  when  $\overline{\text{GW}}$  is high. And with  $\overline{\text{CS}}_1$  high,  $\overline{\text{ADSP}}$  is blocked to control signals.

Burst cycle can be initiated with either the address status processor( $\overline{\text{ADSP}}$ ) or address status cache controller( $\overline{\text{ADSC}}$ ) inputs. Subsequent burst addresses are generated internally in the system's burst sequence and are controlled by the burst address advance( $\overline{\text{ADV}}$ ) input.

LBO pin is DC operated and determines burst sequence(linear or interleaved).

ZZ pin controls Power Down State and reduces Stand-by current regardless of CLK.

The S7A163630M and S7A161830M are fabricated using high performance CMOS technology and is available in a 100pin TQFP package. Multiple power and ground pins are utilized to minimize ground bounce.

#### **Key Parameters**

| Parameter                 | Symbol | -25 | -16 | Unit |
|---------------------------|--------|-----|-----|------|
| Cycle Time                | tCYC   | 4.0 | 6.0 | ns   |
| Clock Access Time         | tCD    | 2.6 | 3.5 | ns   |
| Output Enable Access Time | tOE    | 2.6 | 3.5 | ns   |
| Operating Current         | Icc    | 150 | 110 | mA   |
| Standby Current           | ISB2   | 35  | 35  | mA   |

#### 16Mb Synchronous Pipelined Burst SRAM Ordering Information

| Org.    | VDD (V) | Speed (ns) | Access Time (ns) | Part Number        | RoHS Avail. |
|---------|---------|------------|------------------|--------------------|-------------|
| 1Mx18   | 3.3/2.5 | 4.0        | 2.6              | S7A161830M-PC(I)25 | 0           |
| IMATO   | 3.3/2.5 | 6.0        | 3.5              | S7A161830M-PC(I)16 | 0           |
| 512Kx36 | 3.3/2.5 | 4.0        | 2.6              | S7A163630M-PC(I)25 | 0           |
| 312KX30 | 3.3/2.5 | 6.0        | 3.5              | S7A163630M-PC(I)16 | 0           |

Note 1. P [Pakage type]: P - Pb Free

2. C(I) [Operating Temperature] : C-Commertial, I-Industrial



#### Logic Block Diagram - S7A163630M (512K x 36)



#### Logic Block Diagram - S7A161830M (1M x 18)



Rev. 1.1 Aug. 2012



#### 100 TQFP Package Pin Configurations(Top View) DQPb DQPc DQc [ □ DQb 2 □ DQb DQc 3 78 77 □ V<sub>DDQ</sub> 4 VDDQ 76 Vssq Vssq 5 6 75 □ DQb DQc Byte C Byte B 7 74 □ DQb DQc 73 □ DQb DQc 8 72 □ DQb DQc 9 Vssq 10 71 □ Vssq V<sub>DDQ</sub> 11 70 □ V<sub>DDQ</sub> 100 Pin TQFP 12 69 □ DQb DQc 68 □ DQb DQc 13 67 Vss N.C. 14 (20mm x 14mm) □ N.C. $V_{DD}$ 15 66 65 Vdd N.C. 16 Vss 17 64 ZZ S7A163630M (512Kx36) 63 □ DQa DQd 🗆 18 DQd [ 62 □ DQa 19 20 VDDQ Vddq [ 61 21 60 Vssq Vssq DQd 🗆 22 59 □ DQa DQd [ 23 58 <sup>1</sup> DQa Byte D Byte A DQd [ 24 57 □ DQa 25 56 DQa<sub>2</sub> DQd [ Vssq 26 55 □ Vssq 27 54 VDDQ VDDQ -DQd 🗆 28 53 □ DQa DQd [ 29 52 □ DQa □ DQPa DQPd [

#### **Pin Name**

| Symbol                      | Pin Name                  | TQFP Pin NO.          | Symbol  | Pin Name            | TQFP Pin NO.            |
|-----------------------------|---------------------------|-----------------------|---------|---------------------|-------------------------|
| Α                           | Address Inputs            | 32,33,34,35,42,43,44  | VDD     | Power Supply        | 15,41,65,91             |
|                             | -                         | 45,46,47,48,49,50,81, |         | (2.5V~3.3V)         |                         |
|                             |                           | 82,99,100             | VSS     | Ground              | 17,40,67,90             |
| A0,A1                       | Burst Address Inputs      | 37,36                 |         |                     |                         |
| ADV                         | Burst Address Advance     | 83                    | N.C.    | No Connect          | 14,16,38,39,66          |
| ADSP                        | Address Status Processor  | 84                    |         |                     |                         |
| ADSC                        | Address Status Controller | 85                    | DQa     | Data Inputs/Outputs | 52,53,56,57,58,59,62,63 |
| CLK                         | Clock                     | 89                    | DQb     |                     | 68,69,72,73,74,75,78,79 |
| CS1                         | Chip Select               | 98                    | DQc     |                     | 2,3,6,7,8,9,12,13       |
| CS2<br>CS2                  | Chip Select               | 97                    | DQd     |                     | 18,19,22,23,24,25,28,29 |
| CS2                         | Chip Select               | 92                    | DQPa~Pd |                     | 51,80,1,30              |
| $\overline{WE}x(x=a,b,c,d)$ | Byte Write Inputs         | 93,94,95,96           |         |                     |                         |
| OE<br>GW                    | Output Enable             | 86                    | VDDQ    | Output Power Supply | 4,11,20,27,54,61,70,77  |
| GW                          | Global Write Enable       | 88                    |         | (2.5V~3.3V)         |                         |
| BW                          | Byte Write Enable         | 87                    | VSSQ    | Output Ground       | 5,10,21,26,55,60,71,76  |
| ZZ<br>LBO                   | Power Down Input          | 64                    |         |                     |                         |
| LBO                         | Burst Mode Control        | 31                    |         |                     |                         |

Vss (

 $\forall$   $\forall$ 

O. O.

Note: 1. An and An are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired.



#### 100 TQFP Package Pin Configurations(Top View)



#### Pin Name

| Symbol                                            | Pin Name                  | TQFP Pin NO.          | Symbol   | Pin Name            | TQFP Pin NO.             |
|---------------------------------------------------|---------------------------|-----------------------|----------|---------------------|--------------------------|
| Α                                                 | Address Inputs            | 32,33,34,35,42,43,44, | VDD      | Power Supply        | 15,41,65,91              |
|                                                   |                           | 45,46,47,48,49,50,80, |          | (2.5V~3.3V)         |                          |
|                                                   |                           | 81,82,99,100          | VSS      | Ground              | 17,40,67,90              |
| A0,A1                                             | Burst Address Inputs      | 37,36                 |          |                     |                          |
| ADV                                               | Burst Address Advance     | 83                    | N.C.     | No Connect          | 1,2,3,6,7,14,16,25,28,29 |
| ADSP                                              | Address Status Processor  | 84                    |          |                     | 30,38,39,51,52,53,56     |
| ADSC                                              | Address Status Controller | 85                    |          |                     | 57,66,75,78,79,95,96     |
| CLK                                               | Clock                     | 89                    |          |                     |                          |
| CS1                                               | Chip Select               | 98                    | DQa      | Data Inputs/Outputs | 58,59,62,63,68,69,72,73  |
| CS2<br>CS2                                        | Chip Select               | 97                    | DQb      |                     | 8,9,12,13,18,19,22,23    |
|                                                   | Chip Select               | 92                    | DQPa, Pb |                     | 74,24                    |
| $\overline{WE}x(x=a,b)$                           | Byte Write Inputs         | 93,94                 |          |                     |                          |
| $\overline{\frac{\text{WE}}{\text{OE}}}$ x(x=a,b) | Output Enable             | 86                    | VDDQ     | Output Power Supply | 4,11,20,27,54,61,70,77   |
| GW                                                | Global Write Enable       | 88                    |          | (2.5V~3.3V)         |                          |
| BW                                                | Byte Write Enable         | 87                    | VSSQ     | Output Ground       | 5,10,21,26,55,60,71,76   |
| ZZ<br>LBO                                         | Power Down Input          | 64                    |          |                     |                          |
| LBO                                               | Burst Mode Control        | 31                    |          |                     |                          |

NOTE: A0 and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired.



#### **Function Description**

The S7A163630M and S7A161830M are synchronous SRAM designed to support the burst address accessing sequence of the Power PC based microprocessor. All inputs (with the exception of  $\overline{\text{OE}}$ ,  $\overline{\text{LBO}}$  and ZZ) are sampled on rising clock edges. The start and duration of the burst access is controlled by  $\overline{ADSC}$ ,  $\overline{ADSP}$  and  $\overline{ADV}$  and chip select pins.

The accesses are enabled with the chip select signals and output enabled signals. Wait states are inserted into the access with  $\overline{\text{ADV}}$ . When ZZ is pulled high, the SRAM will enter a Power Down State. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM normally operates after 2cycles of wake up time. ZZ pin is pulled down internally.

Read cycles are initiated with ADSP(regardless of WEx and ADSC)using the new external address clocked into the on-chip address register whenever  $\overline{ADSP}$  is sampled low, the chip selects are sampled active, and the output buffer is enabled with  $\overline{OE}$ . In read operation the data of cell array accessed by the current address, registered in the Data-out registers by the positive edge of CLK, are carried to the Data-out buffer by the next positive edge of <u>CLK</u>. The data, registered in the Data-out buffer, are projected to the output pins.  $\overline{ADV}$  is ignored on the clock edge that samples  $\overline{ADSP}$  asserted, but is sampled on the subsequent clock edges. The address increases internally for the <u>next</u> access of the burst when  $\overline{WEx}$  are sampled High and  $\overline{ADV}$  is sampled low. And  $\overline{ADSP}$  is blocked to control signals by disabling  $\overline{CS}_1$ .

All byte write is done by  $\overline{\text{GW}}$  (regaedless of  $\overline{\text{BW}}$  and  $\overline{\text{WEx}}$ .), and each byte write is performed by the combination of  $\overline{\text{BW}}$  and  $\overline{\text{WEx}}$ when  $\overline{GW}$  is high.

Write cycles are performed by disabling the output buffers with  $\overline{OE}$  and asserting  $\overline{WEx}$ .  $\overline{WEx}$  are ignored on the clock edge that samples ADSP low, but are sampled on the subsequent clock edges. The output buffers are disabled when WEx are sampled Low(regaedless of  $\overline{OE}$ ). Data is clocked into the data input register when  $\overline{WE}x$  sampled Low. The address increases internally to the next address of burst, if both WEx and ADV are sampled Low. Individual byte write cycles are performed by any one or more byte write enable signals(WEa, WEb, WEc or WEd) sampled low. The WEa control DQa and DQPa, WEb controls DQb and DQPb, WEc controls DQc and DQPc, and WEd control DQd and DQPd. Read or write cycle may also be initiated with ADSC, instead of ADSP. The differences between cycles initiated with ADSC and ADSP as are follows;

 $\overline{\text{ADSP}}$  must be sampled high when  $\overline{\text{ADSC}}$  is sampled low to initiate a cycle with  $\overline{\text{ADSC}}$ .

 $\overline{\text{WEx}}$  are sampled on the same clock edge that sampled  $\overline{\text{ADSC}}$  low(and  $\overline{\text{ADSP}}$  high).

Addresses are generated for the burst access as shown below, The starting point of the burst sequence is provided by the external address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state of the LBO pin. When this pin is Low, linear burst sequence is selected. When this pin is High, Interleaved burst sequence is selected.

#### **Burst Sequence Table**

(Interleaved Burst, LBO=High)

| LBO PIN | HIGH         | Cas        | se 1       | Cas        | se 2           | Cas        | se 3       | Cas        | se 4           |
|---------|--------------|------------|------------|------------|----------------|------------|------------|------------|----------------|
| LBOTIN  | IIIGII       | <b>A</b> 1 | <b>A</b> 0 | <b>A</b> 1 | A <sub>0</sub> | <b>A</b> 1 | <b>A</b> 0 | <b>A</b> 1 | A <sub>0</sub> |
| Fi      | rst Address  | 0          | 0          | 0          | 1              | 1          | 0          | 1          | 1              |
|         |              | 0          | 1          | 0          | 0              | 1          | 1          | 1          | 0              |
|         |              | 1          | 0          | 1          | 1              | 0          | 0          | 0          | 1              |
| Fou     | urth Address | 1          | 1          | 1          | 0              | 0          | 1          | 0          | 0              |

(Linear Burst, LBO=Low)

| LBO PIN | LOW          | Cas        | se 1           | Cas        | se 2           | Cas        | se 3       | Cas        | se 4           |
|---------|--------------|------------|----------------|------------|----------------|------------|------------|------------|----------------|
|         | LOW          | <b>A</b> 1 | A <sub>0</sub> | <b>A</b> 1 | A <sub>0</sub> | <b>A</b> 1 | <b>A</b> 0 | <b>A</b> 1 | A <sub>0</sub> |
| Fi      | rst Address  | 0          | 0              | 0          | 1              | 1          | 0          | 1          | 1              |
|         |              | 0          | 1              | 1          | 0              | 1          | 1          | 0          | 0              |
|         | $\downarrow$ | 1          | 0              | 1          | 1              | 0          | 0          | 0          | 1              |
| Fou     | urth Address | 1          | 1              | 0          | 0              | 0          | 1          | 1          | 0              |

Note: 1. LBO pin must be tied to High or Low, and Floating State must not be allowed.

#### **Asynchronous Truth Table**

| Operation  | ZZ | OE | I/O STATUS  |
|------------|----|----|-------------|
| Sleep Mode | Η  | Χ  | High-Z      |
| Read       | ш  | L  | DQ          |
| Redu       | L  | Н  | High-Z      |
| Write      | L  | Х  | Din, High-Z |
| Deselected | L  | Х  | High-Z      |

#### Notes

- 1. X means "Don't Care".
- 2. ZZ pin is pulled down internally
  3. For write cycles that following read cycles, the output buffers must be disabled with  $\overline{OE}$ , otherwise data bus contention will occur.
- 4. Sleep Mode means power down state of which stand-by current does not depend on cycle time.
- 5. Deselected means power down state of which stand-by current depends on cycle time.



#### **Truth Tables**

#### **Synchronous Truth Table**

| CS <sub>1</sub> | CS <sub>2</sub> | CS <sub>2</sub> | ADSP | ADSC | ADV | Write | CLK      | Address Accessed | Operation                  |
|-----------------|-----------------|-----------------|------|------|-----|-------|----------|------------------|----------------------------|
| Н               | Χ               | Χ               | Χ    | L    | Χ   | Χ     | 1        | N/A              | Not Selected               |
| L               | L               | Χ               | L    | Χ    | Χ   | Χ     | 1        | N/A              | Not Selected               |
| L               | Χ               | Η               | L    | Χ    | Χ   | Χ     | 1        | N/A              | Not Selected               |
| L               | L               | Χ               | Χ    | L    | Χ   | Χ     | 1        | N/A              | Not Selected               |
| L               | Χ               | Н               | Χ    | L    | Χ   | Χ     | 1        | N/A              | Not Selected               |
| L               | Н               | L               | L    | Χ    | Χ   | Χ     | 1        | External Address | Begin Burst Read Cycle     |
| L               | Н               | L               | Н    | L    | Χ   | L     | 1        | External Address | Begin Burst Write Cycle    |
| L               | Н               | L               | Н    | L    | Χ   | Н     | 1        | External Address | Begin Burst Read Cycle     |
| Х               | Χ               | Χ               | Н    | Н    | L   | Н     | 1        | Next Address     | Continue Burst Read Cycle  |
| Н               | Χ               | Χ               | Χ    | Н    | L   | Н     | 1        | Next Address     | Continue Burst Read Cycle  |
| Х               | Χ               | Χ               | Н    | Н    | L   | L     | 1        | Next Address     | Continue Burst Write Cycle |
| Н               | Χ               | Χ               | Χ    | Н    | L   | L     | <b>↑</b> | Next Address     | Continue Burst Write Cycle |
| Х               | Χ               | Χ               | Н    | Н    | Н   | Н     | 1        | Current Address  | Suspend Burst Read Cycle   |
| Н               | Х               | Х               | Х    | Н    | Н   | Н     | 1        | Current Address  | Suspend Burst Read Cycle   |
| Х               | Х               | Χ               | Н    | Н    | Н   | L     | 1        | Current Address  | Suspend Burst Write Cycle  |
| Н               | Х               | Χ               | Х    | Н    | Н   | L     | 1        | Current Address  | Suspend Burst Write Cycle  |

Notes: 1. X means "Don't Care".

- 2. The rising edge of clock is symbolized by (  $\uparrow\,$  ) .
- 3. Write = L means Write operation in Write Truth Table.
  Write = H means Read operation in Write Truth Table.
- 4. Operation finally depends on status of asynchronous input pins(ZZ and OE).

#### Write Truth Table(x36)

| GW | BW | WEa | WEb | WEc | WEd | OPERATION          |
|----|----|-----|-----|-----|-----|--------------------|
| Н  | Н  | Х   | Х   | Х   | Х   | Read               |
| Н  | L  | Н   | Н   | Н   | Н   | Read               |
| Н  | L  | L   | Н   | Н   | Н   | Write Byte A       |
| Н  | L  | Н   | L   | Н   | Н   | Write Byte B       |
| Н  | L  | Н   | Н   | L   | L   | Write Byte C And D |
| Н  | L  | L   | L   | L   | L   | Write All Bytes    |
| L  | Х  | Х   | Х   | Х   | Х   | Write All Bytes    |

Notes: 1. X means "Don't Care".

2. All inputs in this table must meet setup and hold time around the rising edge of CLK(  $\uparrow\,$  ).

#### Write Truth Table(x18)

| GW | BW | WEa | WEb | OPERATION       |
|----|----|-----|-----|-----------------|
| Н  | Н  | X   | X   | Read            |
| Н  | L  | Н   | Н   | Read            |
| Н  | L  | L   | Н   | Write Byte A    |
| Н  | L  | Н   | L   | Write Byte B    |
| Н  | L  | L   | L   | Write All Bytes |
| L  | Х  | Х   | Х   | Write All Bytes |

Notes: 1. X means "Don't Care".

2. All inputs in this table must meet setup and hold time around the rising edge of CLK(  $\uparrow$  ).



#### **Absolute Maximum Ratings**

| Parameter                              |            | Symbol           | Rating          | Unit |
|----------------------------------------|------------|------------------|-----------------|------|
| Voltage on VDD Supply Relative to Vss  |            | V <sub>DD</sub>  | -0.3 to 4.6     | V    |
| Voltage on VDDQ Supply Relative to Vss |            | VDDQ             | VDD             | V    |
| Voltage on Input Pin Relative to Vss   |            | Vin              | -0.3 to VDD+0.3 | V    |
| Voltage on I/O Pin Relative to Vss     | Vio        | -0.3 to VDDQ+0.3 | V               |      |
| Power Dissipation                      |            | PD               | 1.6             | W    |
| Storage Temperature                    |            | Тѕтс             | -65 to 150      | °C   |
| Operating Temperature                  | Commercial | Topr             | 0 to 70         | °C   |
| Operating Temperature                  | Industrial | Topr             | -40 to 85       | °C   |
| Storage Temperature Range Under Bias   |            | TBIAS            | -10 to 85       | °C   |

**Notes:** Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Operating Conditions** (0°C $\leq$ TA $\leq$ 70°C)

| Parameter      | Symbol           | Min | Тур. | Max | Unit |
|----------------|------------------|-----|------|-----|------|
| Supply Voltage | V <sub>DD1</sub> | 2.3 | 2.5  | 2.7 | V    |
|                | VDDQ1            | 2.3 | 2.5  | 2.7 | V    |
|                | V <sub>DD2</sub> | 3.1 | 3.3  | 3.5 | V    |
|                | VDDQ2            | 2.3 | 3.3  | 3.5 | V    |
| Ground         | Vss              | 0   | 0    | 0   | V    |

**Notes:** 1. The above parameters are also guaranteed at industrial temperature range.

2. It should be  $VDDQ \leq VDD$ 

#### Capacitence(TA=25°C, f=1MHz)

| Parameter          | Symbol | Test Condition | Min | Max | Unit |
|--------------------|--------|----------------|-----|-----|------|
| Input Capacitance  | CIN    | VIN=0V         | -   | 5   | pF   |
| Output Capacitance | Соит   | Vout=0V        | -   | 7   | pF   |

Note: Sampled not 100% tested.

#### **Overshoot Timing**



#### **Undershoot Timing**





#### **DC Electrical Caracteristics**

| Parameter                        | Symbol | Test Conditions                                                                              |     | Min   | Max       | Unit | Notes |
|----------------------------------|--------|----------------------------------------------------------------------------------------------|-----|-------|-----------|------|-------|
| Input Leakage Current(except ZZ) | IIL    | VDD=Max ; VIN=Vss to VDD                                                                     |     | -2    | +2        | uA   |       |
| Output Leakage Current           | IoL    | Output Disabled, Vout=Vss to VDDQ                                                            |     | -2    | +2        | uA   |       |
| Operating Current                | Icc    | Device Selected, Iout=0mA,                                                                   | -25 | -     | 150       | mA   | 1,2   |
| Operating Current                |        | $ZZ \leq VIL$ , Cycle Time $\geq$ tcyc Min                                                   | -16 | -     | 110       |      |       |
|                                  | Isb    | Device deselected, IouT=0mA, ZZ≤VIL,                                                         | -25 | -     | 50        | mA   |       |
|                                  | 128    | f=Max, All Inputs $\leq$ VIL or $\geq$ VIH                                                   | -16 |       | 45        | mA   |       |
| Standby Current                  | ISB1   | Device deselected, Iou $\tau$ =0mA, ZZ $\leq$ 0.2V, f=0, All Inputs=fixed (VDD-0.2V or 0.2V) |     | -     | 35        | mA   |       |
|                                  | Isb2   | Device deselected, IouT=0mA, ZZ $\geq$ VDD-0.2V, f=Max, All Inputs $\leq$ VIL or $\geq$ VIH  |     | -     | 35        | mA   |       |
| Output Low Voltage(3.3V I/O)     | Vol    | IoL=8.0mA                                                                                    |     | -     | 0.4       | V    |       |
| Output High Voltage(3.3V I/O)    | Vон    | IOH=-4.0mA                                                                                   |     | 2.4   | -         | ٧    |       |
| Output Low Voltage(2.5V I/O)     | Vol    | IoL=1.0mA                                                                                    |     | -     | 0.4       | V    |       |
| Output High Voltage(2.5V I/O)    | Vон    | Іон=-1.0mA                                                                                   |     | 2.0   | -         | V    |       |
| Input Low Voltage(3.3V I/O)      | VIL    |                                                                                              |     | -0.3* | 0.8       | V    |       |
| Input High Voltage(3.3V I/O)     | VIH    |                                                                                              |     | 2.0   | VDD+0.3** | V    | 3     |
| Input Low Voltage(2.5V I/O)      | VIL    |                                                                                              |     | -0.3* | 0.7       | V    |       |
| Input High Voltage(2.5V I/O)     | VIH    |                                                                                              |     | 1.7   | VDD+0.3** | ٧    | 3     |

**Notes:** The above parameters are also guaranteed at industrial temperature range.

1. Reference AC Operating Conditions and Characteristics for input and timing.

- Data states are all zero.
   In Case of I/O Pins, the Max. VIH=VDDQ+0.3V

#### **Test Conditions**

| Parameter                                                         | Value      |
|-------------------------------------------------------------------|------------|
| Input Pulse Level(for 3.3V I/O)                                   | 0 to 3.0V  |
| Input Pulse Level(for 2.5V I/O)                                   | 0 to 2.5V  |
| Input Rise and Fall Time(Measured at 20% to 80% for 3.3/2.5V I/O) | 1.0V/ns    |
| Input and Output Timing Reference Levels for 3.3V I/O             | 1.5V       |
| Input and Output Timing Reference Levels for 2.5V I/O             | VDDQ/2     |
| Output Load                                                       | See Fig. 1 |

The above parameters are also guaranteed at industrial temperature range.



\* Including Scope and Jig Capacitance

Fig. 1



#### **AC Timing Characteristics**

| Barrantan                            | 0      | -25 |     | -   | 11-24 |       |
|--------------------------------------|--------|-----|-----|-----|-------|-------|
| Parameter                            | Symbol | Min | Max | Min | Max   | Unit  |
| Cycle Time                           | tcyc   | 4.0 | -   | 6.0 | -     | ns    |
| Clock Access Time                    | tcd    | -   | 2.6 | -   | 3.5   | ns    |
| Output Enable to Data Valid          | toe    | -   | 2.6 | -   | 3.5   | ns    |
| Clock High to Output Low-Z           | tızc   | 1.5 | -   | 1.5 | -     | ns    |
| Output Hold from Clock High          | tон    | 1.5 | -   | 1.5 | -     | ns    |
| Output Enable Low to Output Low-Z    | tlzoe  | 0   | -   | 0   | -     | ns    |
| Output Enable High to Output High-Z  | thzoe  | =   | 2.6 | -   | 3.0   | ns    |
| Clock High to Output High-Z          | tHZC   | -   | 2.6 | -   | 3.0   | ns    |
| Clock High Pulse Width               | tсн    | 1.7 | -   | 2.2 | -     | ns    |
| Clock Low Pulse Width                | tcl    | 1.7 | -   | 2.2 | -     | ns    |
| Address Setup to Clock High          | tas    | 1.2 | -   | 1.5 | -     | ns    |
| Address Status Setup to Clock High   | tss    | 1.2 | -   | 1.5 | -     | ns    |
| Data Setup to Clock High             | tos    | 1.2 | -   | 1.5 | -     | ns    |
| Write Setup to Clock High (WE, BWx)  | tws    | 1.2 | -   | 1.5 | -     | ns    |
| Address Advance Setup to Clock High  | tadvs  | 1.2 | -   | 1.5 | -     | ns    |
| Chip Select Setup to Clock High      | tcss   | 1.2 | -   | 1.5 | -     | ns    |
| Address Hold from Clock High         | tah    | 0.3 | -   | 0.5 | -     | ns    |
| Address Status Hold from Clock High  | tsн    | 0.3 | -   | 0.5 | -     | ns    |
| Data Hold from Clock High            | tон    | 0.3 | -   | 0.5 | -     | ns    |
| Write Hold from Clock High (WE, BWx) | twн    | 0.3 | -   | 0.5 | -     | ns    |
| Address Advance Hold from Clock High | tadvh  | 0.3 | -   | 0.5 | -     | ns    |
| Chip Select Hold from Clock High     | tcsн   | 0.3 | -   | 0.5 | -     | ns    |
| ZZ High to Power Down                | tpds   | 2   | -   | 2   | -     | cycle |
| ZZ Low to Power Up                   | tpus   | 2   | -   | 2   | -     | cycle |



Notes: 1. The above parameters are also guaranteed at industrial temperature range.

2. All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and CS is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.

3. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.

4. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.

#### Sleep Mode

Sleep Mode is a low current, power-down mode in which the device is deselected and current is reduced to ISB2. The duration of Sleep Mode is dictated by the length of time the ZZ is in a High state.

After entering Sleep Mode, all inputs except ZZ become disabled and all outputs go to High-Z.

The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep Mode.

When the ZZ pin becomes a logic High, ISB2 is guaranteed after the time tzzɪ is met. Any operation pending when entering Sleep Mode is not guaranteed to successful complete. Therefore, Sleep Mode (Read or Write) must not be initiated until valid pending operations are completed. similarly, when exiting Sleep Mode during tpus, only a Deselect or Read cycle should be given while the SRAM is transitioning out of Sleep Mode.

#### **Sleep Mode Electrical Characteristics**

| Description                       | Condition      | Symbol | Min | Max | Unit  |
|-----------------------------------|----------------|--------|-----|-----|-------|
| Current during SLEEP MODE         | $ZZ \geq V$ IH | ISB2   |     | 35  | mA    |
| ZZ active to input ignored        |                | tpds   | 2   |     | cycle |
| ZZ inactive to input sampled      |                | tpus   | 2   |     | cycle |
| ZZ active to SLEEP current        |                | tzzı   |     | 2   | cycle |
| ZZ inactive to exit SLEEP current |                | trzzi  | 0   |     |       |

#### **Sleep Mode Waveform**



DON'T CARE



# **Timing Waveform of Read Cycle**



NOTES:  $\overline{\text{Write}} = \text{L means } \text{GW} = \text{L}, \text{ or } \text{GW} = \text{H}, \text{ BW} = \text{L}, \text{ WEx} = \text{L}$ 

# **Timing Waveform of Write Cycle**



NOTES: Write = L means GW = L, or GW = H, BW = L, WEx = L

 $\overline{\text{CS}}$  = L means  $\overline{\text{CS}}$ 1 = L, CS2 = H and  $\overline{\text{CS}}$ 2 = L  $\overline{\text{CS}}$  = H means  $\overline{\text{CS}}$ 1 = H, or  $\overline{\text{CS}}$ 1 = L and  $\overline{\text{CS}}$ 2 = H, or  $\overline{\text{CS}}$ 1 = L, and CS2 = L



# Timing Waveform of Combination Read/Write Cycle(ADSP Controlled , ADSC=High)



NOTES:  $\overline{\text{Write}} = \text{L means GW} = \text{L, or GW} = \text{H, BW} = \text{L, WEx} = \text{L}$ 

 $\overline{\text{CS}}$  = L means  $\overline{\text{CS}}$ 1 = L, CS2 = H and  $\overline{\text{CS}}$ 2 = L  $\overline{\text{CS}}$  = H means  $\overline{\text{CS}}$ 1 = H, or  $\overline{\text{CS}}$ 1 = L and  $\overline{\text{CS}}$ 2 = H, or  $\overline{\text{CS}}$ 1 = L, and CS2 = L

# Timing Waveform of Single Read/Write Cycle (ADSC Controlled, ADSP=High)





# **Timing Waveform of Power Down Cycle**



NOTES: Write = L means GW = L, or GW = H, BW = L, WEx = L

 $\overline{\text{CS}}$  = L means  $\overline{\text{CS}}_1$  = L, CS<sub>2</sub> = H and  $\overline{\text{CS}}_2$  = L  $\overline{\text{CS}}$  = H means  $\overline{\text{CS}}_1$  = H, or  $\overline{\text{CS}}_1$  = L and  $\overline{\text{CS}}_2$  = H, or  $\overline{\text{CS}}_1$  = L, and CS<sub>2</sub> = L



#### **Application Information**

#### **Depth Expansion**

The Netsol 512Kx36 Synchronous Pipelined Burst SRAM has two additional chip selects for simple depth expansion. This permits easy secondary cache upgrades from 512K depth to 1M depth without extra logic.



Interleave Read Timing (Refer to non-interleave write timing for interleave write timing)

## (ADSP Controlled, ADSC=High)





#### **Application Information**

#### **Depth Expansion**

The Netsol 1Mx18 Synchronous Pipelined Burst SRAM has two additional chip selects for simple depth expansion. This permits easy secondary cache upgrades from 1M depth to 2M depth without extra logic.



Interleave Read Timing (Refer to non-interleave write timing for interleave write timing)

## (ADSP Controlled, ADSC=High)





#### **Package Dimensions**



